Vishrambag, Sangli - 416415

## Second Year B. TECH. (Computer Science and Engineering) MSE, ODD SEMESTER, AV 2022-23

Computer Organization and Architecture (6CS204)

MSE

|                                                              |                                                                                                                                                                                                                                                                                                 |                                                                                     | PRN               |       |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------|-------|
| Day, Date and Time: Friday, 14/10/2022. 03:00 pm to 04:30 pm |                                                                                                                                                                                                                                                                                                 | Max Marks:                                                                          | 30                |       |
| Instructions                                                 | a) All questions are compulso b) Writing question number of c) Assume suitable data where d) Figures to the right of quest e) Mobile phones and program f) Except PRN anything else f                                                                                                           | <ul> <li>ry.</li> <li>n answer book is compulsory of<br/>over necessary.</li> </ul> | allowed.          | c.    |
| less on the rip                                              | the of marks indicates course out                                                                                                                                                                                                                                                               | comes (only for faculty use)                                                        |                   | Marks |
| Q1                                                           | 1. Type of the Machine Cycle: Opcode Fetch (F) / Memory Read (Memory Write (W)  2. Register/Pair which is Source of Address during the Machine Cycle  3. The Register which is either Source or Destination of Data during the Machine Cycle  (NO Other Explanation needed) (Attempt ANY EIGHT) |                                                                                     |                   |       |
|                                                              | For Example STA 6000 is having following Machine Cycles  M1: (F, PC, IR) M2: (R, PC, Z) M3: (R, PC, W) M4: (W. WZ, A)                                                                                                                                                                           |                                                                                     |                   |       |
|                                                              | i) MVI M, 55H                                                                                                                                                                                                                                                                                   | ii) INR M                                                                           | iii) STAX D       |       |
|                                                              | iv) MOV A, M<br>vii) MOV M, H                                                                                                                                                                                                                                                                   | v) PUSH B<br>viii) LDA 8000H                                                        | vi) POP D ix) RET |       |

(NO Other Explanation needed) (Attempt ANY TWELVE) (For Example CMP M is a 1 Byte Instruction and it requires 2

Machine Cycles for completion. Therefore Answer is (1, 2))

While writing the Answers in the Answerbook, write down both Subquestion Number and the Instruction as well and then the Answer so that you don't lose marks due to sub-question sequence missing.

iv) SUB B iii) ADD M ii) LXI SP 0 MVI A

viii) ADI vii) LDA vi) DCR M OTHIS (A

xii) CMA xi) SPHL x) DCX H (x) LDAX B

xv) ORA A xiv) STC xiii) INR B

Attempt ANY FOUR of the following. O3

12 9

- i) Write an 8085 Assembly Language Program to add two 8-Bit Numbers stored in Memory at 8050H and 8051H and store the result of the addition at 8052H & 8053H
- ii) Write an 8085 Assembly Language Program to transfer a Block of 8 Byres of Data stored in Memory from 8100H onwards to 8200H onwards.
- iii) Write an 8085 Assembly Language Program to multiply two 8-Bit Numbers stored in Memory at 8050H and 8051H and store the result of the multiplication at 8052H & 8053H.
- iv) With a neat Diagram Explain in very brief Internal Architecture of 8085 including Register Set, Memory Interfacing and Functioning of
- v) Draw and Explain the Floating Point Representation Format with